

## Continuous Assessment Test (CAT) - I - AUGUST 2024

| Programme                     | : | B.Tech. Computer Science and Engineering                     | Semester     | :   | Fall Semester<br>2024 - 25                                 |
|-------------------------------|---|--------------------------------------------------------------|--------------|-----|------------------------------------------------------------|
| Course Code &<br>Course Title | : | BCSE205L<br>Computer Architecture and<br>Organization        | Class Number | 1   | C112024250100951/<br>C112024250102685/<br>C112024250100947 |
| Faculty                       | : | Dr. K. Anusha, Dr. R. Madura<br>Meenakshi, Prof. M. Nivedita | Slot         |     | C1+TC1                                                     |
| Duration                      | : | 90 Minutes                                                   | Max. Mark    | i i | 50                                                         |

## Answer all questions

| Q. No | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Mark |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 1     | The organization of an IAS computer has 4096-word memory space with 40-bit word data and 20-bit instruction length. Consider the following modifications in the IAS computer and discuss the architectural changes for each.  a. How would the register architecture change if we expand the memory space with another 4096 words? (3 Marks)  b. How would the instruction set change if we introduce two more data registers (R1 and R2) in the existing architecture? (3 Marks)  c. What changes would allow us to specify more than one operand in an instruction? (2 Marks)  d. If we reduce the word size to 20 bits, which register would be no longer required? Justify (2 Marks) | 10   |
|       | <ul> <li>a. Compare and contrast the two different types of instruction set computers. (5 Marks)</li> <li>b. How could you solve the following arithmetic expression with both computers and write the assembly code for the same? (5 Marks)</li> <li>Y = A + B * C - D * E</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                   |      |
| 3     | Perform the arithmetic operation $X = 43 - 65$ , with  a. signed magnitude representation (3 Marks)  b. 1's complement representation (3 Marks)  c. 2's complement representation (3 Marks)  d. Design a logic circuit to identify the overflow/underflow situation                                                                                                                                                                                                                                                                                                                                                                                                                      | 10   |

|   |                                                                                                                                                                                                                  | 4  |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|   | without using the XOR gate. (1 Mark)                                                                                                                                                                             | 4  |
| 4 | <ul> <li>a. Draw the flowchart to illustrate the procedure for non-restoring division. (5 Marks)</li> <li>b. Solve the arithmetic operation <sup>-11</sup>/<sub>3</sub> by following the same method.</li> </ul> | 10 |
|   | (5 Marks)                                                                                                                                                                                                        |    |
| 5 | Consider the given sequence of zero-address instruction, which executes an                                                                                                                                       | 10 |
|   | arithmetic expression and stores the final result at the memory location X. You                                                                                                                                  |    |
|   | are asked to express the code in                                                                                                                                                                                 |    |
|   | a. One address instruction(3 Marks)                                                                                                                                                                              |    |
|   | b. Two address instructions (3 Marks)                                                                                                                                                                            |    |
|   | c. Three address instructions (3 Marks)                                                                                                                                                                          |    |
|   | d. Among the three formats, identify the one which is more memory-                                                                                                                                               |    |
|   | efficient than the others. Justify. (1 Mark)                                                                                                                                                                     |    |
|   | PUSH B PUSH C MUL                                                                                                                                                                                                |    |
|   | PUSH A<br>SUB                                                                                                                                                                                                    |    |
|   | PUSH E                                                                                                                                                                                                           |    |
|   | PUSH F<br>DIV                                                                                                                                                                                                    |    |
|   | PUSH D                                                                                                                                                                                                           |    |
|   | ADD                                                                                                                                                                                                              |    |
|   | DIV                                                                                                                                                                                                              |    |
|   | POP X                                                                                                                                                                                                            |    |
|   | **************************************                                                                                                                                                                           |    |